# Rapid thermal oxygen annealing formation of nickel silicide nanocrystals for nonvolatile memory

Huimei Zhou · Zonglin Li · Jian-Guo Zheng · Jianlin Liu

Received: 9 July 2012 / Accepted: 23 September 2012 / Published online: 9 October 2012 © Springer-Verlag Berlin Heidelberg 2012

Abstract Discrete NiSi nanocrystals were synthesized by rapid thermal oxygen annealing of very thin Si/Ni/Si films on a SiO<sub>2</sub> tunneling layer. They were used to fabricate metal–oxide–semiconductor capacitor memory. Electrical properties of the memory device such as programming, erasing and retention were characterized and good performance was achieved.

## 1 Introduction

A great deal of current research is focused on seeking a solution for the continued scaling of nonvolatile memory [1, 2]. Nanocrystal (NC)-based memory devices have been extensively studied since they were discovered by Tiwari et al. [3]. Memories based on NCs synthesized by different ways, such as chemical/physical vapor deposition (CVD/PVD) [4–6], vapor solid solid (VSS) growth [7], evaporation [8] and organic synthesis [9] were fabricated in order to improve the device performance. Furthermore, new types of NC floating dots, such as Ge NCs [10], metal [11–14] or metal-like [15] dots and dielectric NCs (Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub>, etc.) [16–18], were used to achieve memory devices with prolonged retention performance. Among these materials, silicide was recognized as a good candidate for a floating gate due to its

H. Zhou · Z. Li · J. Liu (⊠) Department of Electrical Engineering, University of California, Riverside, CA 92521, USA e-mail: jianlin@ee.ucr.edu Fax: +1-951-8272425

## J.-G. Zheng

high thermal stability and large work function [19]. Silicide NCs have been synthesized by using reaction of metal and Si NCs [19] and VSS methods [7]. As an alternative method, in this work, we carried out in-situ RTO annealing of a two-dimensional Si/Ni/Si multi-layer structure to form NiSi NCs. Previously, the rapid thermal annealing (RTA) process was already used to form Mo NCs, leading to reasonable memory performance [20]. Compared with other methods, which need longer temperature treatment processes, RTO and RTA processes use a short high temperature process to reduce the detrimental effect on other parts of the devices to preserve high memory performance.

#### 2 Device fabrication and characterization

The process started on a p-type Si substrate. The RTO annealing process of fabricating NiSi NCs began with a 5-nm thermal oxide formation at 850 °C after a standard prefurnace clean process. Si, Ni and Si thin films of 2 nm each were grown sequentially in a Temescal electron beam evaporation system. The system was under a vacuum of  $1 \times 10^{-6}$  Torr and the substrate temperature was room temperature. The growth rate for each layer was 0.1 Å/s. After the sample was removed from the electron beam evaporator, an annealing procedure was performed in oxygen at 650 °C for 30 s to form NiSi NCs. A FEI transmission electron microscope (TEM) with an acceleration voltage of 200-300 kV, a Veeco Dimension 5000 atomic force microscope (AFM) in tapping mode and a PHI 5400 X-ray photoelectron spectroscope (XPS) were used to characterize the morphology and chemical nature of the NCs. The sample was then capped with control oxide of about 20 nm in a low-temperature oxide CVD furnace (LTO) at 450 °C using silane and oxygen mixture source gases. The process

Laboratory for Electron and X-ray Instrumentation, California Institute for Telecommunications and Information Technology, University of California, Irvine, CA 92697, USA



Fig. 1 Process flow for NiSi nanocrystal memory formed by rapid thermal oxidation (RTO)

of in-situ formation of NCs is illustrated in Fig. 1. Top Al electrodes were formed by lithography, electron-beam evaporation of Al and a subsequent lift-off process. A blanket Al layer was also deposited on the back side of the sample to form a bottom electrode. The metal–oxide–semiconductor (MOS) capacitor memory was characterized using an Agilent 4284A LCR meter at room temperature. Typical high-frequency (1 MHz) capacitance–voltage (C-V) sweep operations with a scanning range between ±18 V and ±22 V were used for the device. The sweep started from the inversion to the accumulation, and finally back to the inversion region at a rate of 0.5 V/s.

### 3 Results and discussion

Figure 2a is a cross-sectional TEM image of NiSi NC memory, showing the morphology of the NiSi nanocrystals which were embedded in the SiO<sub>2</sub> layer. High-resolution TEM (HRTEM) was applied to confirm that these NCs are NiSi. Figure 2b shows a two-dimensional lattice image of one nanocrystal, where the lattice interplanar spacings of 1.92, 1.76, 1.34 and 1.25 Å can be measured from either the image or its fast Fourier transformation, as shown in the small inset. These lattice spacings correspond to the lattice planes of 211, 103, 312 and 114, respectively, in orthorhombic NiSi with space group of Pnma (62) and lattice parameters of a = 5.177 Å, b = 3.325 Å and c = 5.615 Å [21]. These lattice planes and their relationships not only indicate that the particle is NiSi, but also enable us to determine the orientation of the nanocrystal relative to the electron beam, that is, the  $[\overline{371}]$  direction of the nanocrystal is parallel to the electron beam. It is difficult to estimate NiSi NC density in the cross-sectional TEM image, so a plan-view TEM specimen was prepared by the focused ion beam (FIB) technique from a memory device with an Al electrode on the top of the NiSi layer and SiO<sub>2</sub> layer. Figure 2c shows a typical plan-view TEM image of NiSi NCs, where, besides NiSi NCs, some Al grain contrast could not be avoided. The density of the NCs was estimated to be at least  $1 \times 10^{11}$  cm<sup>-2</sup>. Figure 2d shows an AFM image of NiSi NCs after the RTO annealing process. Root-mean-square (RMS) roughness of only 1.5 Å is achieved. The smooth surface of the NC layer allows the



Fig. 2 (a) Cross-sectional bright-field TEM image of NiSi NC memory. (b) Cross-sectional high-resolution TEM image of one NiSi NC and its fast Fourier transformation (*inset*). (c) Plan-view TEM image of NiSi NCs. (d) AFM image of NiSi NC layer. (e) XPS survey spectrum of NiSi NCs on SiO<sub>2</sub>/Si substrate. (f) High-resolution scan of the Ni 2p peak

subsequent control oxide layer to be smooth across the cell area, which cannot be done in other NC formation processes. An XPS survey spectrum collected from the NCs is shown in Fig. 2e. Figure 2f is the high-resolution spectrum of the Ni 2p level. The peak of Ni 2p3/2 exists at 853.9 eV, which is associated with the stable silicide state of NiSi [22–25]. This is consistent with HRTEM results.

Figure 3 shows C-V sweeping curves for the voltage ranges of -18 to 18, -20 to 20, -22 to 22 and -25 to 25 V. A small memory window of  $\sim 0.4$  V is shown at  $\pm 18$  V sweeping. As the sweeping voltage increases, hysteresis becomes evident. When the sweeping voltage range increases to 20, 22 and 25 V, the memory window increases to 1.6, 3 and 5.6 V, respectively. A wider voltage sweeping range leads to more electrons to be programmed into the NCs and erased from the NCs by Fowler–Nordheim (F–N) tunneling, and therefore results in a larger memory window.

Figure 4 shows the flat band voltage shift ( $\Delta V_{\text{FB}}$ ) as a function of writing time and erasing time. When charges are stored in the floating gate, the electric field is screened by the charges, which results in the flat band voltage shift. It is evident that  $\Delta V_{\text{FB}}$  increases with the increase of the writing time until it finally saturates. This is due to the fact that as the writing time increases, more and more electrons are injected



**Fig. 3** Typical C-V sweeping curves of MOS capacitor containing NiSi NCs



Fig. 4 Flat band voltage shift as a function of writing time and erasing time under different writing and erasing voltages

into the NCs until they are unable to accept more electrons. As the writing voltage increases,  $\Delta V_{FB}$  also increases fast, which indicates that more electrons go through the tunnel oxide layer by F–N tunneling at higher voltage. Similar to the writing case,  $\Delta V_{FB}$  increases with the increase of the erasing time, which indicates that more and more electrons are erased from the NCs. In addition,  $\Delta V_{FB}$  increases with the increases with the increase of the erasing voltage, indicating that more electrons go through the oxide layer by F–N tunneling at higher voltage.

Figure 5 shows retention characteristics of NiSi NC memory under programmed and erased states at different temperatures. The device was programmed and erased with gate voltages of  $\pm 22$  V, respectively, for 100 ms at room temperature and 85 °C. At room temperature, after 10<sup>5</sup> s, the memory window shrinks to 75 % of the original value



Fig. 5 Retention characteristics of MOS capacitor with NiSi NCs. Data retention time is obtained by monitoring the capacitance at zero gate bias after electron charging at 22 V for 100 ms or hole charging at -22 V for 100 ms, respectively, at both room temperature and 85 °C

and from, extrapolation, 71 % of the electrons would remain after 10 years. At an elevated temperature of 85 °C, the memory window shrinks to 50 % of the original value after the same waiting time of  $10^5$  s. When the curves are extended to 10 years, the device can still operate without memory window close up.

## 4 Conclusion

NiSi NCs were synthesized by a RTO process. MOS capacitor memory with NiSi NCs as the floating gate was fabricated and characterized. Good programming, erasing and retention performances were demonstrated. The RTO fabrication process to synthesize NiSi NCs is easy to be implemented, which is promising for future nonvolatile memory technologies.

Acknowledgements The authors acknowledge the financial and program support of the DARPA/Defense Microelectronics Activity (DMEA) under agreement number H94003-10-2-1003 and the National Science Foundation (DMR-0807232). The cross-sectional TEM specimen was prepared by using a FEI Quanta 3D dual beam system in Calit2 Microscopy Center and TEM diffraction-contrast imaging was performed on a Philips CM-20 TEM in Materials Characterization Center at UCI. The HRTEM image was recorded in a FEI Titan 80-300 TEM. Dr. S.J. Xie is acknowledged for her assistance in HRTEM imaging and Mr. B Myers for his FIB recipe for TEM specimen preparation.

#### References

- J.A. Hutchby, G.I. Bourianoff, V.V. Zhirnov, J.E. Brewer, IEEE Circuits Devices 47 (2005)
- Z. Yang, C. Ko, S. Ramanathan, Annu. Rev. Mater. Res. 41, 337 (2011)

- S. Tiwari, F. Rana, H. Hanafi, A. Hartstein, E.F. Crabbe, K. Chan, Appl. Phys. Lett. 68, 1377 (1996)
- S. Jacob, B. De Salvo, L. Perniola, G. Festes, S. Bodnar, R. Coppard, J.F. Thiery, T. Pate-Cazal, C. Bongiorno, S. Lombardo, J. Dufourcq, E. Jalaguier, T. Pedron, F. Boulanger, S. Deleonibus, Solid-State Electron. 52, 1452 (2008)
- 5. M. Takata, S. Kondoh, T. Sakaguchi, H. Choi, J.-C. Shim, H. Kurino, M. Koyanagi, in *IEEE IEDM* (2003), p. 553
- J.J. Lee, Y. Harada, J.G.W. Pyun, D.L. Kwong, Appl. Phys. Lett. 86, 103505 (2005)
- 7. B. Li, J.J. Ren, J.L. Liu, Appl. Phys. Lett. 96, 172104 (2010)
- G.R. Lina, H.C. Kuo, H.S. Lin, C.C. Kao, Appl. Phys. Lett. 89, 073108 (2006)
- H.M. Zhou, J.A. Dorman, Y.C. Perng, S. Gachot, J.G. Zheng, J.P. Chang, J.L. Liu, Appl. Phys. Lett. 98, 192107 (2011)
- 10. Q. Wan, C.L. Lin, W.L. Liu, T.H. Wang, Appl. Phys. Lett. 82, 4708 (2003)
- 11. Z.T. Liu, C. Lee, V. Narayanan, G. Pei, E.C. Kan, IEEE Trans. Electron Devices **49**, 1606 (2002)
- C.H. Lee, J. Meteer, V. Narayanan, E.C. Kan, J. Electron. Mater. 34, 1 (2005)
- 13. J.J. Lee, D.L. Kwong, IEEE Trans. Electron Devices 52, 507 (2005)
- T.C. Chang, P.T. Liu, S.T. Yan, S.M. Sze, Electrochem. Solid-State Lett. 8(3), G71 (2005)

- S. Choi, S.S. Kim, M. Chang, H.S. Hwang, S.H. Jeon, C.W. Kim, Appl. Phys. Lett. 86, 123110 (2005)
- J.H. Chen, W.J. Yoo, D.S.H. Chan, L.J. Tang, Appl. Phys. Lett. 86, 073114 (2005)
- 17. Y.H. Lin, C.H. Chien, C.T. Lin, C.Y. Chang, T.F. Lei, IEEE Electron Device Lett. 26, 154 (2005)
- S.Y. Huang, K. Arai, K. Usami, S. Oda, IEEE Trans. Nanotechnol. 3, 210 (2004)
- H.M. Zhou, B. Li, Z. Yang, N. Zhan, D. Yan, R.K. Lake, J.L. Liu, IEEE Trans. Nanotechnol. 10, 499 (2011)
- C.C. Lin, T.C. Chang, C.H. Tu, W.R. Chen, L.W. Feng, S.M. Sze, T.Y. Tseng, S.C. Chen, J.Y. Lin, J. Electrochem. Soc. 156, H276 (2009)
- 21. D.F. Wilson, O.B. Cavin, Scr. Metall. Mater. 26, 85 (1992)
- 22. J.F. Liu, H.B. Chen, J.Y. Feng, J. Cryst. Growth 220, 488 (2000)
- M.L. Ostraata, J.W. De Blauwe, M.L. Green, L.D. Bell, M.L. Brongersma, J. Casperson, R.C. Flagan, H.A. Atwater, Appl. Phys. Lett. 79, 433 (2001)
- 24. M. Chigane, M. Ishikawa, J. Chem. Soc. Faraday Trans. 94, 3665 (1998)
- Y. Cao, L. Nyborg, U. Jelvestam, Surf. Interface Anal. 41, 471 (2009)